語系:
繁體中文
English
說明(常見問題)
圖資館首頁
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Neuro-inspired computing using resis...
~
SpringerLink (Online service)
Neuro-inspired computing using resistive synaptic devices
紀錄類型:
書目-電子資源 : Monograph/item
正題名/作者:
Neuro-inspired computing using resistive synaptic devicesedited by Shimeng Yu.
其他作者:
Yu, Shimeng.
出版者:
Cham :Springer International Publishing :2017.
面頁冊數:
xi, 269 p. :ill. (some col.), digital ;24 cm.
Contained By:
Springer eBooks
標題:
Neural computers.
電子資源:
http://dx.doi.org/10.1007/978-3-319-54313-0
ISBN:
9783319543130$q(electronic bk.)
Neuro-inspired computing using resistive synaptic devices
Neuro-inspired computing using resistive synaptic devices
[electronic resource] /edited by Shimeng Yu. - Cham :Springer International Publishing :2017. - xi, 269 p. :ill. (some col.), digital ;24 cm.
Chapter1: Introduction to Neuro-Inspired Computing using Resistive Synaptic Devices -- Part I: Device-level Demonstrations of Resistive Synaptic Devices -- Chapter2: Phase Change Memory based Synaptic Devices -- Chapter3: Pr0.7Ca0.3MnO3 (PCMO) based Synaptic Devices -- Chapter4: TaOx/TiO2 based Synaptic Devices -- Part II: Array-level Demonstrations of Resistive Synaptic Devices and Neural Networks -- Chapter5: Training and Inference in Hopfield Network using 10×10 Phase Change Synaptic Array -- Chapter6: Experimental Demonstration of Firing-Rate Neural Networks based on Metal-Oxide Memristive Crossbars -- Chapter7: Weight Tuning of Resistive Synaptic Devices and Convolution Kernel Operation on 12×12 Cross-Point Array -- Chapter8: Spiking Neural Network with 256×256 PCM Array -- Part III: Circuit, Architecture and Algorithm-level Design of Resistive Synaptic Devices based Neuromorphic System -- Chapter9: Peripheral Circuit Design Considerations of Neuro-inspired Architectures -- Chapter10: Processing-in-Memory Architecture Design for Accelerating Neuro-Inspired Algorithms -- Chapter11: Multi-layer Perceptron Algorithm: Impact of Non-Ideal Conductance and Area-Efficient Peripheral Circuits -- Chapter12: Impact of Non-Ideal Resistive Synaptic Device Behaviors on Implementation of Sparse Coding Algorithm -- Chapter13: Binary OxRAM/CBRAM Memories for Efficient Implementations of Embedded Neuromorphic Circuits.
ISBN: 9783319543130$q(electronic bk.)
Standard No.: 10.1007/978-3-319-54313-0doiSubjects--Topical Terms:
203673
Neural computers.
LC Class. No.: QA76.87
Dewey Class. No.: 006.32
Neuro-inspired computing using resistive synaptic devices
LDR
:02353nmm a2200301 a 4500
001
512066
003
DE-He213
005
20171106095720.0
006
m d
007
cr nn 008maaau
008
171226s2017 gw s 0 eng d
020
$a
9783319543130$q(electronic bk.)
020
$a
9783319543123$q(paper)
024
7
$a
10.1007/978-3-319-54313-0
$2
doi
035
$a
978-3-319-54313-0
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
QA76.87
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
082
0 4
$a
006.32
$2
23
090
$a
QA76.87
$b
.N494 2017
245
0 0
$a
Neuro-inspired computing using resistive synaptic devices
$h
[electronic resource] /
$c
edited by Shimeng Yu.
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2017.
300
$a
xi, 269 p. :
$b
ill. (some col.), digital ;
$c
24 cm.
505
0
$a
Chapter1: Introduction to Neuro-Inspired Computing using Resistive Synaptic Devices -- Part I: Device-level Demonstrations of Resistive Synaptic Devices -- Chapter2: Phase Change Memory based Synaptic Devices -- Chapter3: Pr0.7Ca0.3MnO3 (PCMO) based Synaptic Devices -- Chapter4: TaOx/TiO2 based Synaptic Devices -- Part II: Array-level Demonstrations of Resistive Synaptic Devices and Neural Networks -- Chapter5: Training and Inference in Hopfield Network using 10×10 Phase Change Synaptic Array -- Chapter6: Experimental Demonstration of Firing-Rate Neural Networks based on Metal-Oxide Memristive Crossbars -- Chapter7: Weight Tuning of Resistive Synaptic Devices and Convolution Kernel Operation on 12×12 Cross-Point Array -- Chapter8: Spiking Neural Network with 256×256 PCM Array -- Part III: Circuit, Architecture and Algorithm-level Design of Resistive Synaptic Devices based Neuromorphic System -- Chapter9: Peripheral Circuit Design Considerations of Neuro-inspired Architectures -- Chapter10: Processing-in-Memory Architecture Design for Accelerating Neuro-Inspired Algorithms -- Chapter11: Multi-layer Perceptron Algorithm: Impact of Non-Ideal Conductance and Area-Efficient Peripheral Circuits -- Chapter12: Impact of Non-Ideal Resistive Synaptic Device Behaviors on Implementation of Sparse Coding Algorithm -- Chapter13: Binary OxRAM/CBRAM Memories for Efficient Implementations of Embedded Neuromorphic Circuits.
650
0
$a
Neural computers.
$3
203673
650
1 4
$a
Engineering.
$3
210888
650
2 4
$a
Circuits and Systems.
$3
274416
650
2 4
$a
Electronic Circuits and Devices.
$3
495609
650
2 4
$a
Processor Architectures.
$3
274498
700
1
$a
Yu, Shimeng.
$3
779715
710
2
$a
SpringerLink (Online service)
$3
273601
773
0
$t
Springer eBooks
856
4 0
$u
http://dx.doi.org/10.1007/978-3-319-54313-0
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
全部
電子館藏
館藏
1 筆 • 頁數 1 •
1
條碼號
館藏地
館藏流通類別
資料類型
索書號
使用類型
借閱狀態
預約狀態
備註欄
附件
000000141320
電子館藏
1圖書
電子書
EB QA76.87 N494 2017
一般使用(Normal)
在架
0
1 筆 • 頁數 1 •
1
多媒體
多媒體檔案
http://dx.doi.org/10.1007/978-3-319-54313-0
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼
登入