語系:
繁體中文
English
說明(常見問題)
圖資館首頁
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Applied reconfigurable computing15th...
~
(1998 :)
Applied reconfigurable computing15th International Symposium, ARC 2019, Darmstadt, Germany, April 9-11, 2019 : proceedings /
紀錄類型:
書目-電子資源 : Monograph/item
正題名/作者:
Applied reconfigurable computingedited by Christian Hochberger ... [et al.].
其他題名:
15th International Symposium, ARC 2019, Darmstadt, Germany, April 9-11, 2019 : proceedings /
其他題名:
ARC 2019
其他作者:
Hochberger, Christian.
團體作者:
出版者:
Cham :Springer International Publishing :2019.
面頁冊數:
xiii, 418 p. :ill. (some col.), digital ;24 cm.
Contained By:
Springer eBooks
標題:
Adaptive computing systemsCongresses.
電子資源:
https://doi.org/10.1007/978-3-030-17227-5
ISBN:
9783030172275$q(electronic bk.)
Applied reconfigurable computing15th International Symposium, ARC 2019, Darmstadt, Germany, April 9-11, 2019 : proceedings /
Applied reconfigurable computing
15th International Symposium, ARC 2019, Darmstadt, Germany, April 9-11, 2019 : proceedings /[electronic resource] :ARC 2019edited by Christian Hochberger ... [et al.]. - Cham :Springer International Publishing :2019. - xiii, 418 p. :ill. (some col.), digital ;24 cm. - Lecture notes in computer science,114440302-9743 ;. - Lecture notes in computer science ;4891..
Applications -- Fault-Tolerant Architecture for On-Board Dual-Core Synthetic-Aperture Radar Imaging -- Optimizing CNN-based Hyperspectral Image Classification on FPGAs -- Supporting Columnar In-Memory Formats on FPGA: The Hardware Design of Fletcher for Apache Arrow -- A Novel Encoder for TDCs -- A Resource Reduced Application-Specific FPGA Switch -- Software-Defined FPGA Accelerator Design for Mobile Deep Learning Applications -- Partial Reconfiguration and Security -- Probabilistic Performance Modelling when using Partial Reconfiguration to Accelerate Streaming Applications with Non-Deterministic Task Scheduling -- Leveraging the Partial Reconfiguration Capability of FPGAs for Processor-Based Fail-Operational Systems -- (ReCo)Fuse Your PRC or Lose Security: Finally Reliable Reconfiguration-based Countermeasures on FPGAs -- Proof-Carrying Hardware versus the Stealthy Malicious LUT Hardware Trojan -- Secure Local Configuration of Intellectual Property Without a Trusted Third Party -- Image/Video Processing -- HiFlipVX: an Open Source High-Level Synthesis FPGA Library for Image Processing -- Real-time FPGA implementation of connected component labelling for a 4K video stream -- A Scalable FPGA-based Architecture for Depth Estimation in SLAM -- High-Level Synthesis -- Evaluating LULESH Kernels on OpenCL FPGA -- The TaPaSCo Open-Source Toolflow for the Automated Composition of Task-Based Parallel Reconfigurable Computing Systems -- Graph-based Code Restructuring Targeting HLS for FPGAs -- CGRAs and Vector Processing -- UltraSynth: Integration of a CGRA into a Control Engineering Environment -- Exploiting reconfigurable vector processing for energy-efficient computation in 3D-stacked memories -- Automatic Toolflow for VCGRA Generation to Enable CGRA Evaluation for Arithmetic Algorithms -- Architectures -- ReM: a Reconfigurable Multipotent Cell for New Distributed Reconfigurable Architectures -- Update or Invalidate: Influence of Coherence Protocols on Configurable HW Accelerators -- Design Frameworks and Methodology -- Hybrid Prototyping for Manycore Design and Validation -- Evaluation of FPGA Partitioning Schemes for Time and Space Sharing of Heterogeneous Tasks -- Invited Talk -- Third Party CAD Tools for FPGA Design | A Survey of the Current Landscape -- Convolutional Neural Networks -- Filter-wise Pruning Approach to FPGA Implementation of Fully Convolutional Network for Semantic Segmentation -- Exploring Data Size to Run Convolutional Neural Networks in Low Density FPGAs -- Faster Convolutional Neural Networks in Low Density FPGAs using Block Pruning.
This book constitutes the proceedings of the 15th International Symposium on Applied Reconfigurable Computing, ARC 2019, held in Darmstadt, Germany, in April 2019. The 20 full papers and 7 short papers presented in this volume were carefully reviewed and selected from 52 submissions. In addition, the volume contains 1 invited paper. The papers were organized in topical sections named: Applications; partial reconfiguration and security; image/video processing; high-level synthesis; CGRAs and vector processing; architectures; design frameworks and methodology; convolutional neural networks.
ISBN: 9783030172275$q(electronic bk.)
Standard No.: 10.1007/978-3-030-17227-5doiSubjects--Topical Terms:
384608
Adaptive computing systems
--Congresses.
LC Class. No.: QA76.9.A3
Dewey Class. No.: 004
Applied reconfigurable computing15th International Symposium, ARC 2019, Darmstadt, Germany, April 9-11, 2019 : proceedings /
LDR
:04412nmm a2200361 a 4500
001
554427
003
DE-He213
005
20190328191607.0
006
m d
007
cr nn 008maaau
008
191118s2019 gw s 0 eng d
020
$a
9783030172275$q(electronic bk.)
020
$a
9783030172268$q(paper)
024
7
$a
10.1007/978-3-030-17227-5
$2
doi
035
$a
978-3-030-17227-5
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
QA76.9.A3
072
7
$a
UK
$2
bicssc
072
7
$a
COM067000
$2
bisacsh
072
7
$a
UK
$2
thema
082
0 4
$a
004
$2
23
090
$a
QA76.9.A3
$b
A668 2019
111
2
$n
(3rd :
$d
1998 :
$c
Amsterdam, Netherlands)
$3
194767
245
1 0
$a
Applied reconfigurable computing
$h
[electronic resource] :
$b
15th International Symposium, ARC 2019, Darmstadt, Germany, April 9-11, 2019 : proceedings /
$c
edited by Christian Hochberger ... [et al.].
246
3
$a
ARC 2019
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2019.
300
$a
xiii, 418 p. :
$b
ill. (some col.), digital ;
$c
24 cm.
490
1
$a
Lecture notes in computer science,
$x
0302-9743 ;
$v
11444
490
1
$a
Theoretical computer science and general issues
505
0
$a
Applications -- Fault-Tolerant Architecture for On-Board Dual-Core Synthetic-Aperture Radar Imaging -- Optimizing CNN-based Hyperspectral Image Classification on FPGAs -- Supporting Columnar In-Memory Formats on FPGA: The Hardware Design of Fletcher for Apache Arrow -- A Novel Encoder for TDCs -- A Resource Reduced Application-Specific FPGA Switch -- Software-Defined FPGA Accelerator Design for Mobile Deep Learning Applications -- Partial Reconfiguration and Security -- Probabilistic Performance Modelling when using Partial Reconfiguration to Accelerate Streaming Applications with Non-Deterministic Task Scheduling -- Leveraging the Partial Reconfiguration Capability of FPGAs for Processor-Based Fail-Operational Systems -- (ReCo)Fuse Your PRC or Lose Security: Finally Reliable Reconfiguration-based Countermeasures on FPGAs -- Proof-Carrying Hardware versus the Stealthy Malicious LUT Hardware Trojan -- Secure Local Configuration of Intellectual Property Without a Trusted Third Party -- Image/Video Processing -- HiFlipVX: an Open Source High-Level Synthesis FPGA Library for Image Processing -- Real-time FPGA implementation of connected component labelling for a 4K video stream -- A Scalable FPGA-based Architecture for Depth Estimation in SLAM -- High-Level Synthesis -- Evaluating LULESH Kernels on OpenCL FPGA -- The TaPaSCo Open-Source Toolflow for the Automated Composition of Task-Based Parallel Reconfigurable Computing Systems -- Graph-based Code Restructuring Targeting HLS for FPGAs -- CGRAs and Vector Processing -- UltraSynth: Integration of a CGRA into a Control Engineering Environment -- Exploiting reconfigurable vector processing for energy-efficient computation in 3D-stacked memories -- Automatic Toolflow for VCGRA Generation to Enable CGRA Evaluation for Arithmetic Algorithms -- Architectures -- ReM: a Reconfigurable Multipotent Cell for New Distributed Reconfigurable Architectures -- Update or Invalidate: Influence of Coherence Protocols on Configurable HW Accelerators -- Design Frameworks and Methodology -- Hybrid Prototyping for Manycore Design and Validation -- Evaluation of FPGA Partitioning Schemes for Time and Space Sharing of Heterogeneous Tasks -- Invited Talk -- Third Party CAD Tools for FPGA Design | A Survey of the Current Landscape -- Convolutional Neural Networks -- Filter-wise Pruning Approach to FPGA Implementation of Fully Convolutional Network for Semantic Segmentation -- Exploring Data Size to Run Convolutional Neural Networks in Low Density FPGAs -- Faster Convolutional Neural Networks in Low Density FPGAs using Block Pruning.
520
$a
This book constitutes the proceedings of the 15th International Symposium on Applied Reconfigurable Computing, ARC 2019, held in Darmstadt, Germany, in April 2019. The 20 full papers and 7 short papers presented in this volume were carefully reviewed and selected from 52 submissions. In addition, the volume contains 1 invited paper. The papers were organized in topical sections named: Applications; partial reconfiguration and security; image/video processing; high-level synthesis; CGRAs and vector processing; architectures; design frameworks and methodology; convolutional neural networks.
650
0
$a
Adaptive computing systems
$v
Congresses.
$3
384608
650
0
$a
Computer architecture
$v
Congresses.
$3
456423
650
1 4
$a
Computer Hardware.
$3
275482
650
2 4
$a
Operating Systems.
$3
274474
650
2 4
$a
Software Engineering.
$3
274511
650
2 4
$a
Computer System Implementation.
$3
276333
650
2 4
$a
Special Purpose and Application-Based Systems.
$3
274487
650
2 4
$a
Artificial Intelligence.
$3
212515
700
1
$a
Hochberger, Christian.
$3
836107
710
2
$a
SpringerLink (Online service)
$3
273601
773
0
$t
Springer eBooks
830
0
$a
Lecture notes in computer science ;
$v
4891.
$3
383229
830
0
$a
Theoretical computer science and general issues.
$3
822018
856
4 0
$u
https://doi.org/10.1007/978-3-030-17227-5
950
$a
Computer Science (Springer-11645)
筆 0 讀者評論
全部
電子館藏
館藏
1 筆 • 頁數 1 •
1
條碼號
館藏地
館藏流通類別
資料類型
索書號
使用類型
借閱狀態
預約狀態
備註欄
附件
000000167289
電子館藏
1圖書
電子書
EB QA76.9.A3 A668 2019 2019
一般使用(Normal)
在架
0
1 筆 • 頁數 1 •
1
多媒體
多媒體檔案
https://doi.org/10.1007/978-3-030-17227-5
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼
登入