語系:
繁體中文
English
說明(常見問題)
圖資館首頁
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Advanced HDL synthesis and SOC proto...
~
SpringerLink (Online service)
Advanced HDL synthesis and SOC prototypingRTL design using verilog /
紀錄類型:
書目-電子資源 : Monograph/item
正題名/作者:
Advanced HDL synthesis and SOC prototypingby Vaibbhav Taraate.
其他題名:
RTL design using verilog /
作者:
Taraate, Vaibbhav.
出版者:
Singapore :Springer Singapore :2019.
面頁冊數:
xxi, 307 p. :ill., digital ;24 cm.
Contained By:
Springer eBooks
標題:
Systems on a chip.
電子資源:
https://doi.org/10.1007/978-981-10-8776-9
ISBN:
9789811087769$q(electronic bk.)
Advanced HDL synthesis and SOC prototypingRTL design using verilog /
Taraate, Vaibbhav.
Advanced HDL synthesis and SOC prototyping
RTL design using verilog /[electronic resource] :by Vaibbhav Taraate. - Singapore :Springer Singapore :2019. - xxi, 307 p. :ill., digital ;24 cm.
Introduction -- SOC Design -- RTL Design Guidelines -- RTL Design and Verification -- Processor cores and Architecture design -- Buses and protocols in SOC designs -- DSP Algorithms and Video Processing -- ASIC and FPGA Synthesis -- Static Timing Analysis -- SOC Prototyping -- SOC Prototyping guidelines -- Design Integration and SOC synthesis -- Interconnect delays and Timing -- SOC Prototyping and debug techniques -- Testing at the board level.
This book describes RTL design using Verilog, synthesis and timing closure for System On Chip (SOC) design blocks. It covers the complex RTL design scenarios and challenges for SOC designs and provides practical information on performance improvements in SOC, as well as Application Specific Integrated Circuit (ASIC) designs. Prototyping using modern high density Field Programmable Gate Arrays (FPGAs) is discussed in this book with the practical examples and case studies. The book discusses SOC design, performance improvement techniques, testing and system level verification, while also describing the modern Intel FPGA/XILINX FPGA architectures and their use in SOC prototyping. Further, the book covers the Synopsys Design Compiler (DC) and Prime Time (PT) commands, and how they can be used to optimize complex ASIC/SOC designs. The contents of this book will be useful to students and professionals alike.
ISBN: 9789811087769$q(electronic bk.)
Standard No.: 10.1007/978-981-10-8776-9doiSubjects--Topical Terms:
224012
Systems on a chip.
LC Class. No.: TK7895.E42 / T373 2019
Dewey Class. No.: 621.3815
Advanced HDL synthesis and SOC prototypingRTL design using verilog /
LDR
:02352nmm a2200325 a 4500
001
555577
003
DE-He213
005
20190704100022.0
006
m d
007
cr nn 008maaau
008
191121s2019 si s 0 eng d
020
$a
9789811087769$q(electronic bk.)
020
$a
9789811087752$q(paper)
024
7
$a
10.1007/978-981-10-8776-9
$2
doi
035
$a
978-981-10-8776-9
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK7895.E42
$b
T373 2019
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
072
7
$a
TJFC
$2
thema
082
0 4
$a
621.3815
$2
23
090
$a
TK7895.E42
$b
T176 2019
100
1
$a
Taraate, Vaibbhav.
$3
747702
245
1 0
$a
Advanced HDL synthesis and SOC prototyping
$h
[electronic resource] :
$b
RTL design using verilog /
$c
by Vaibbhav Taraate.
260
$a
Singapore :
$b
Springer Singapore :
$b
Imprint: Springer,
$c
2019.
300
$a
xxi, 307 p. :
$b
ill., digital ;
$c
24 cm.
505
0
$a
Introduction -- SOC Design -- RTL Design Guidelines -- RTL Design and Verification -- Processor cores and Architecture design -- Buses and protocols in SOC designs -- DSP Algorithms and Video Processing -- ASIC and FPGA Synthesis -- Static Timing Analysis -- SOC Prototyping -- SOC Prototyping guidelines -- Design Integration and SOC synthesis -- Interconnect delays and Timing -- SOC Prototyping and debug techniques -- Testing at the board level.
520
$a
This book describes RTL design using Verilog, synthesis and timing closure for System On Chip (SOC) design blocks. It covers the complex RTL design scenarios and challenges for SOC designs and provides practical information on performance improvements in SOC, as well as Application Specific Integrated Circuit (ASIC) designs. Prototyping using modern high density Field Programmable Gate Arrays (FPGAs) is discussed in this book with the practical examples and case studies. The book discusses SOC design, performance improvement techniques, testing and system level verification, while also describing the modern Intel FPGA/XILINX FPGA architectures and their use in SOC prototyping. Further, the book covers the Synopsys Design Compiler (DC) and Prime Time (PT) commands, and how they can be used to optimize complex ASIC/SOC designs. The contents of this book will be useful to students and professionals alike.
650
0
$a
Systems on a chip.
$3
224012
650
0
$a
Verilog (Computer hardware description language)
$3
182774
650
1 4
$a
Circuits and Systems.
$3
274416
650
2 4
$a
Control Structures and Microprogramming.
$3
274663
650
2 4
$a
Logic Design.
$3
276275
710
2
$a
SpringerLink (Online service)
$3
273601
773
0
$t
Springer eBooks
856
4 0
$u
https://doi.org/10.1007/978-981-10-8776-9
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
全部
電子館藏
館藏
1 筆 • 頁數 1 •
1
條碼號
館藏地
館藏流通類別
資料類型
索書號
使用類型
借閱狀態
預約狀態
備註欄
附件
000000168389
電子館藏
1圖書
電子書
EB TK7895.E42 T176 2019 2019
一般使用(Normal)
在架
0
1 筆 • 頁數 1 •
1
多媒體
多媒體檔案
https://doi.org/10.1007/978-981-10-8776-9
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼
登入