語系:
繁體中文
English
說明(常見問題)
圖資館首頁
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
Adaptive digital circuits for power-...
~
Alioto, Massimo.
Adaptive digital circuits for power-performance range beyond wide voltage scalingfrom the clock path to the data path /
紀錄類型:
書目-電子資源 : Monograph/item
正題名/作者:
Adaptive digital circuits for power-performance range beyond wide voltage scalingby Saurabh Jain, Longyang Lin, Massimo Alioto.
其他題名:
from the clock path to the data path /
作者:
Jain, Saurabh.
其他作者:
Lin, Longyang.
出版者:
Cham :Springer International Publishing :2020.
面頁冊數:
xvi, 166 p. :ill., digital ;24 cm.
Contained By:
Springer eBooks
標題:
Digital electronics.
電子資源:
https://doi.org/10.1007/978-3-030-38796-9
ISBN:
9783030387969$q(electronic bk.)
Adaptive digital circuits for power-performance range beyond wide voltage scalingfrom the clock path to the data path /
Jain, Saurabh.
Adaptive digital circuits for power-performance range beyond wide voltage scaling
from the clock path to the data path /[electronic resource] :by Saurabh Jain, Longyang Lin, Massimo Alioto. - Cham :Springer International Publishing :2020. - xvi, 166 p. :ill., digital ;24 cm.
Introduction to wide voltage scaling, applications and challenges -- Reconfigurable microarchitectures down to pipestage and memory bank level -- Automated design flows and run-time optimization for reconfigurable microarchitectures -- Case studies of reconfigurable microarchitectures: accelerators, microprocessors and memories -- Reconfigurable clock networks, automated design flows, run-time optimization and case study -- Conclusion.
This book offers the first comprehensive coverage of digital design techniques to expand the power-performance tradeoff well beyond that allowed by conventional wide voltage scaling. Compared to conventional fixed designs, the approach described in this book makes digital circuits more versatile and adaptive, allowing simultaneous optimization at both ends of the power-performance spectrum. Drop-in solutions for fully automated and low-effort design based on commercial CAD tools are discussed extensively for processors, accelerators and on-chip memories, and are applicable to prominent applications (e.g., IoT, AI, wearables, biomedical) Through the higher power-performance versatility techniques described in this book, readers are enabled to reduce the design effort through reuse of the same digital design instance, across a wide range of applications. All concepts the authors discuss are demonstrated by dedicated testchip designs and experimental results. To make the results immediately usable by the reader, all the scripts necessary to create automated design flows based on commercial tools are provided and explained. Provides extensive coverage of the challenges and the key technologies enabling wide power-performance range in digital sub-systems (e.g., processors, memories, accelerators); Includes in-depth description of silicon-proven methodologies to design reconfigurable data path and clock path; Describes techniques for reconfigurable microarchitectures, down to the pipestage and the clock repeater level; Uses a highly interdisciplinary approach covering the circuit, the microarchitectural and the system levels of abstraction; Presents practical design examples and the related methodologies; Offers complementary design files and scripts, useful to replicate the presented developments and develop new designs.
ISBN: 9783030387969$q(electronic bk.)
Standard No.: 10.1007/978-3-030-38796-9doiSubjects--Topical Terms:
181980
Digital electronics.
LC Class. No.: TK7868.D5 / J356 2020
Dewey Class. No.: 621.3815
Adaptive digital circuits for power-performance range beyond wide voltage scalingfrom the clock path to the data path /
LDR
:03343nmm a2200325 a 4500
001
574966
003
DE-He213
005
20200714115231.0
006
m d
007
cr nn 008maaau
008
201016s2020 sz s 0 eng d
020
$a
9783030387969$q(electronic bk.)
020
$a
9783030387952$q(paper)
024
7
$a
10.1007/978-3-030-38796-9
$2
doi
035
$a
978-3-030-38796-9
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK7868.D5
$b
J356 2020
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
072
7
$a
TJFC
$2
thema
082
0 4
$a
621.3815
$2
23
090
$a
TK7868.D5
$b
J25 2020
100
1
$a
Jain, Saurabh.
$3
850831
245
1 0
$a
Adaptive digital circuits for power-performance range beyond wide voltage scaling
$h
[electronic resource] :
$b
from the clock path to the data path /
$c
by Saurabh Jain, Longyang Lin, Massimo Alioto.
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2020.
300
$a
xvi, 166 p. :
$b
ill., digital ;
$c
24 cm.
505
0
$a
Introduction to wide voltage scaling, applications and challenges -- Reconfigurable microarchitectures down to pipestage and memory bank level -- Automated design flows and run-time optimization for reconfigurable microarchitectures -- Case studies of reconfigurable microarchitectures: accelerators, microprocessors and memories -- Reconfigurable clock networks, automated design flows, run-time optimization and case study -- Conclusion.
520
$a
This book offers the first comprehensive coverage of digital design techniques to expand the power-performance tradeoff well beyond that allowed by conventional wide voltage scaling. Compared to conventional fixed designs, the approach described in this book makes digital circuits more versatile and adaptive, allowing simultaneous optimization at both ends of the power-performance spectrum. Drop-in solutions for fully automated and low-effort design based on commercial CAD tools are discussed extensively for processors, accelerators and on-chip memories, and are applicable to prominent applications (e.g., IoT, AI, wearables, biomedical) Through the higher power-performance versatility techniques described in this book, readers are enabled to reduce the design effort through reuse of the same digital design instance, across a wide range of applications. All concepts the authors discuss are demonstrated by dedicated testchip designs and experimental results. To make the results immediately usable by the reader, all the scripts necessary to create automated design flows based on commercial tools are provided and explained. Provides extensive coverage of the challenges and the key technologies enabling wide power-performance range in digital sub-systems (e.g., processors, memories, accelerators); Includes in-depth description of silicon-proven methodologies to design reconfigurable data path and clock path; Describes techniques for reconfigurable microarchitectures, down to the pipestage and the clock repeater level; Uses a highly interdisciplinary approach covering the circuit, the microarchitectural and the system levels of abstraction; Presents practical design examples and the related methodologies; Offers complementary design files and scripts, useful to replicate the presented developments and develop new designs.
650
0
$a
Digital electronics.
$3
181980
650
1 4
$a
Circuits and Systems.
$3
274416
650
2 4
$a
Cyber-physical systems, IoT.
$3
836359
650
2 4
$a
Processor Architectures.
$3
274498
700
1
$a
Lin, Longyang.
$3
862748
700
1
$a
Alioto, Massimo.
$3
254962
710
2
$a
SpringerLink (Online service)
$3
273601
773
0
$t
Springer eBooks
856
4 0
$u
https://doi.org/10.1007/978-3-030-38796-9
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
全部
電子館藏
館藏
1 筆 • 頁數 1 •
1
條碼號
館藏地
館藏流通類別
資料類型
索書號
使用類型
借閱狀態
預約狀態
備註欄
附件
000000181074
電子館藏
1圖書
電子書
EB TK7868.D5 J25 2020 2020
一般使用(Normal)
在架
0
1 筆 • 頁數 1 •
1
多媒體
多媒體檔案
https://doi.org/10.1007/978-3-030-38796-9
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼
登入