語系:
繁體中文
English
說明(常見問題)
圖資館首頁
登入
回首頁
切換:
標籤
|
MARC模式
|
ISBD
SVAThe Power of Assertions in System...
~
Cerny, Eduard.
SVAThe Power of Assertions in SystemVerilog /
紀錄類型:
書目-電子資源 : Monograph/item
正題名/作者:
SVAby Eduard Cerny ... [et al.].
其他題名:
The Power of Assertions in SystemVerilog /
其他作者:
Cerny, Eduard.
出版者:
Cham :Springer International Publishing :2015.
面頁冊數:
xix, 590 p. :ill., digital ;24 cm.
Contained By:
Springer eBooks
標題:
SystemVerilog (Computer hardware description language)
電子資源:
http://dx.doi.org/10.1007/978-3-319-07139-8
ISBN:
9783319071398 (electronic bk.)
SVAThe Power of Assertions in SystemVerilog /
SVA
The Power of Assertions in SystemVerilog /[electronic resource] :by Eduard Cerny ... [et al.]. - 2nd ed. - Cham :Springer International Publishing :2015. - xix, 590 p. :ill., digital ;24 cm.
Part I. Opening -- Introduction -- System Verilog Language Overview -- System Verilog Simulation Semantics -- Part II. Basic Assertions -- Assertion Statements -- Basic Properties -- Basic Sequences -- Assertion System Functions and Tasks -- Part III. Metalanguage Constructs -- Let, Sequence and Property Declarations; Inference -- Checkers -- Part IV. Advanced Assertions -- Advanced Properties -- Advanced Sequences -- Clocks -- Resets -- Procedural Concurrent Assertions -- An Apology for Local Variables -- Mechanics of Local Variables -- Recursive Properties -- Coverage -- Debugging Assertions and Efficiency Considerations -- Part V. Formal Verification -- Introduction to Assertion-Based Formal Verification -- Formal Verification and Models -- Formal Semantics -- Part VI. Advanced Checkers -- Checkers in Formal Verification -- Checker Libraries -- Appendix -- References.
This book is a comprehensive guide to assertion-based verification of hardware designs using SystemVerilog Assertions (SVA) It enables readers to minimize the cost of verification by using assertion-based techniques in simulation testing, coverage collection, and formal analysis. The book provides detailed descriptions of all the language features of SVA, accompanied by step-by-step examples of how to employ them to construct powerful and reusable sets of properties. The book also shows how SVA fits into the broader SystemVerilog language, demonstrating the ways that assertions can interact with other SystemVerilog components. The reader new to hardware verification will benefit from general material describing the nature of design models and behaviors, how they are exercised, and the different roles that assertions play. This second edition covers the features introduced by the recent IEEE 1800-2012 SystemVerilog standard, explaining in detail the new and enhanced assertion constructs. The book makes SVA usable and accessible for hardware designers, verification engineers, formal verification specialists, and EDA tool developers. With numerous exercises, ranging in depth and difficulty, the book is also suitable as a text for students. Provides a comprehensive guide to assertion-based verification with SystemVerilog Assertions (SVA); Includes step-by-step examples of how SVA can be used to construct powerful and reusable sets of properties. Covers the entire SVA language with all the recent enhancements of the IEEE 1800-2012 SystemVerilog standard.
ISBN: 9783319071398 (electronic bk.)
Standard No.: 10.1007/978-3-319-07139-8doiSubjects--Topical Terms:
670683
SystemVerilog (Computer hardware description language)
LC Class. No.: TK7885.7
Dewey Class. No.: 621.392
SVAThe Power of Assertions in SystemVerilog /
LDR
:03408nmm a2200325 a 4500
001
459612
003
DE-He213
005
20150520164028.0
006
m d
007
cr nn 008maaau
008
151110s2015 gw s 0 eng d
020
$a
9783319071398 (electronic bk.)
020
$a
9783319071381 (paper)
024
7
$a
10.1007/978-3-319-07139-8
$2
doi
035
$a
978-3-319-07139-8
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK7885.7
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
082
0 4
$a
621.392
$2
23
090
$a
TK7885.7
$b
.S968 2015
245
0 0
$a
SVA
$h
[electronic resource] :
$b
The Power of Assertions in SystemVerilog /
$c
by Eduard Cerny ... [et al.].
250
$a
2nd ed.
260
$a
Cham :
$b
Springer International Publishing :
$b
Imprint: Springer,
$c
2015.
300
$a
xix, 590 p. :
$b
ill., digital ;
$c
24 cm.
505
0
$a
Part I. Opening -- Introduction -- System Verilog Language Overview -- System Verilog Simulation Semantics -- Part II. Basic Assertions -- Assertion Statements -- Basic Properties -- Basic Sequences -- Assertion System Functions and Tasks -- Part III. Metalanguage Constructs -- Let, Sequence and Property Declarations; Inference -- Checkers -- Part IV. Advanced Assertions -- Advanced Properties -- Advanced Sequences -- Clocks -- Resets -- Procedural Concurrent Assertions -- An Apology for Local Variables -- Mechanics of Local Variables -- Recursive Properties -- Coverage -- Debugging Assertions and Efficiency Considerations -- Part V. Formal Verification -- Introduction to Assertion-Based Formal Verification -- Formal Verification and Models -- Formal Semantics -- Part VI. Advanced Checkers -- Checkers in Formal Verification -- Checker Libraries -- Appendix -- References.
520
$a
This book is a comprehensive guide to assertion-based verification of hardware designs using SystemVerilog Assertions (SVA) It enables readers to minimize the cost of verification by using assertion-based techniques in simulation testing, coverage collection, and formal analysis. The book provides detailed descriptions of all the language features of SVA, accompanied by step-by-step examples of how to employ them to construct powerful and reusable sets of properties. The book also shows how SVA fits into the broader SystemVerilog language, demonstrating the ways that assertions can interact with other SystemVerilog components. The reader new to hardware verification will benefit from general material describing the nature of design models and behaviors, how they are exercised, and the different roles that assertions play. This second edition covers the features introduced by the recent IEEE 1800-2012 SystemVerilog standard, explaining in detail the new and enhanced assertion constructs. The book makes SVA usable and accessible for hardware designers, verification engineers, formal verification specialists, and EDA tool developers. With numerous exercises, ranging in depth and difficulty, the book is also suitable as a text for students. Provides a comprehensive guide to assertion-based verification with SystemVerilog Assertions (SVA); Includes step-by-step examples of how SVA can be used to construct powerful and reusable sets of properties. Covers the entire SVA language with all the recent enhancements of the IEEE 1800-2012 SystemVerilog standard.
650
0
$a
SystemVerilog (Computer hardware description language)
$3
670683
650
1 4
$a
Engineering.
$3
210888
650
2 4
$a
Circuits and Systems.
$3
274416
650
2 4
$a
Processor Architectures.
$3
274498
650
2 4
$a
Electronic Circuits and Devices.
$3
495609
700
1
$a
Cerny, Eduard.
$3
594710
710
2
$a
SpringerLink (Online service)
$3
273601
773
0
$t
Springer eBooks
856
4 0
$u
http://dx.doi.org/10.1007/978-3-319-07139-8
950
$a
Engineering (Springer-11647)
筆 0 讀者評論
全部
電子館藏
館藏
1 筆 • 頁數 1 •
1
條碼號
館藏地
館藏流通類別
資料類型
索書號
使用類型
借閱狀態
預約狀態
備註欄
附件
000000109118
電子館藏
1圖書
電子書
EB TK7885.7 S968 2015
一般使用(Normal)
在架
0
1 筆 • 頁數 1 •
1
多媒體
多媒體檔案
http://dx.doi.org/10.1007/978-3-319-07139-8
評論
新增評論
分享你的心得
Export
取書館別
處理中
...
變更密碼
登入