Language:
English
繁體中文
Help
圖資館首頁
Login
Back
Switch To:
Labeled
|
MARC Mode
|
ISBD
Design and test strategies for 2D/3D...
~
Manna, Kanchan.
Design and test strategies for 2D/3D integration for NoC-based multicore architectures
Record Type:
Electronic resources : Monograph/item
Title/Author:
Design and test strategies for 2D/3D integration for NoC-based multicore architecturesby Kanchan Manna, Jimson Mathew.
Author:
Manna, Kanchan.
other author:
Mathew, Jimson.
Published:
Cham :Springer international Publishing :2020.
Description:
xii, 162 p. :ill., digital ;24 cm.
Contained By:
Springer eBooks
Subject:
Networks on a chipDesign.
Online resource:
https://doi.org/10.1007/978-3-030-31310-4
ISBN:
9783030313104$q(electronic bk.)
Design and test strategies for 2D/3D integration for NoC-based multicore architectures
Manna, Kanchan.
Design and test strategies for 2D/3D integration for NoC-based multicore architectures
[electronic resource] /by Kanchan Manna, Jimson Mathew. - Cham :Springer international Publishing :2020. - xii, 162 p. :ill., digital ;24 cm.
introduction to Network-on-Chip Designs and Tests -- iterative Mapping with Through Silicon Via (TSV) placement for 3D-NoC-based multicore systems -- A constructive Heuristic for integrated mapping and TSV Placement for 3D-NoC-based multicore systems -- Discrete Particle Swarm Optimization for integrated mapping and TSV Placement for 3D-NoC-based multicore systems -- Temperature-aware application mapping strategy for 2D-NoC-based multicore systems -- Temperature-aware design strategy for 3D-NoC-based multicore systems -- Temperature-aware test strategy for 2D as well as 3D-NoC-based multicore systems.
This book covers various aspects of optimization in design and testing of Network-on-Chip (NoC) based multicore systems. it gives a complete account of the state-of-the-art and emerging techniques for near optimal mapping and test scheduling for NoC-based multicores. The authors describe the use of the integer Line Programming (iLP) technique for smaller benchmarks and a Particle Swarm Optimization (PSO) to get a near optimal mapping and test schedule for bigger benchmarks. The PSO-based approach is also augmented with several innovative techniques to get the best possible solution. The tradeoff between performance (communication or test time) of the system and thermal-safety is also discussed, based on designer specifications. Provides a single-source reference to design and test for circuit and system-level approaches to (NoC) based multicore systems; Gives a complete account of the state-of-the-art and emerging techniques for near optimal mapping and test scheduling in (NoC) based multicore systems; Organizes chapters systematically and hierarchically, rather than in an ad hoc manner, covering aspects of optimization in design and testing of Network-on-Chip (NoC) based multicore systems.
ISBN: 9783030313104$q(electronic bk.)
Standard No.: 10.1007/978-3-030-31310-4doiSubjects--Topical Terms:
674842
Networks on a chip
--Design.
LC Class. No.: TK5105.546 / .M366 2020
Dewey Class. No.: 621.381531
Design and test strategies for 2D/3D integration for NoC-based multicore architectures
LDR
:02832nmm a2200325 a 4500
001
575692
003
DE-He213
005
20200518144818.0
006
m d
007
cr nn 008maaau
008
201027s2020 sz s 0 eng d
020
$a
9783030313104$q(electronic bk.)
020
$a
9783030313098$q(paper)
024
7
$a
10.1007/978-3-030-31310-4
$2
doi
035
$a
978-3-030-31310-4
040
$a
GP
$c
GP
041
0
$a
eng
050
4
$a
TK5105.546
$b
.M366 2020
072
7
$a
TJFC
$2
bicssc
072
7
$a
TEC008010
$2
bisacsh
072
7
$a
TJFC
$2
thema
082
0 4
$a
621.381531
$2
23
090
$a
TK5105.546
$b
.M282 2020
100
1
$a
Manna, Kanchan.
$3
863821
245
1 0
$a
Design and test strategies for 2D/3D integration for NoC-based multicore architectures
$h
[electronic resource] /
$c
by Kanchan Manna, Jimson Mathew.
260
$a
Cham :
$b
Springer international Publishing :
$b
imprint: Springer,
$c
2020.
300
$a
xii, 162 p. :
$b
ill., digital ;
$c
24 cm.
505
0
$a
introduction to Network-on-Chip Designs and Tests -- iterative Mapping with Through Silicon Via (TSV) placement for 3D-NoC-based multicore systems -- A constructive Heuristic for integrated mapping and TSV Placement for 3D-NoC-based multicore systems -- Discrete Particle Swarm Optimization for integrated mapping and TSV Placement for 3D-NoC-based multicore systems -- Temperature-aware application mapping strategy for 2D-NoC-based multicore systems -- Temperature-aware design strategy for 3D-NoC-based multicore systems -- Temperature-aware test strategy for 2D as well as 3D-NoC-based multicore systems.
520
$a
This book covers various aspects of optimization in design and testing of Network-on-Chip (NoC) based multicore systems. it gives a complete account of the state-of-the-art and emerging techniques for near optimal mapping and test scheduling for NoC-based multicores. The authors describe the use of the integer Line Programming (iLP) technique for smaller benchmarks and a Particle Swarm Optimization (PSO) to get a near optimal mapping and test schedule for bigger benchmarks. The PSO-based approach is also augmented with several innovative techniques to get the best possible solution. The tradeoff between performance (communication or test time) of the system and thermal-safety is also discussed, based on designer specifications. Provides a single-source reference to design and test for circuit and system-level approaches to (NoC) based multicore systems; Gives a complete account of the state-of-the-art and emerging techniques for near optimal mapping and test scheduling in (NoC) based multicore systems; Organizes chapters systematically and hierarchically, rather than in an ad hoc manner, covering aspects of optimization in design and testing of Network-on-Chip (NoC) based multicore systems.
650
0
$a
Networks on a chip
$x
Design.
$3
674842
650
0
$a
Networks on a chip
$x
Testing.
$3
530078
650
1 4
$a
Circuits and Systems.
$3
274416
650
2 4
$a
Processor Architectures.
$3
274498
650
2 4
$a
Electronics and Microelectronics, instrumentation.
$3
863761
700
1
$a
Mathew, Jimson.
$3
568974
710
2
$a
SpringerLink (Online service)
$3
273601
773
0
$t
Springer eBooks
856
4 0
$u
https://doi.org/10.1007/978-3-030-31310-4
950
$a
Engineering (Springer-11647)
based on 0 review(s)
ALL
電子館藏
Items
1 records • Pages 1 •
1
Inventory Number
Location Name
Item Class
Material type
Call number
Usage Class
Loan Status
No. of reservations
Opac note
Attachments
000000181648
電子館藏
1圖書
電子書
EB TK5105.546 .M282 2020 2020
一般使用(Normal)
On shelf
0
1 records • Pages 1 •
1
Multimedia
Multimedia file
https://doi.org/10.1007/978-3-030-31310-4
Reviews
Add a review
and share your thoughts with other readers
Export
pickup library
Processing
...
Change password
Login